buchspektrum Internet-Buchhandlung

Neuerscheinungen 2014

Stand: 2020-02-01
Schnellsuche
ISBN/Stichwort/Autor
Herderstraße 10
10625 Berlin
Tel.: 030 315 714 16
Fax 030 315 714 14
info@buchspektrum.de

Mirko Scholz, Vladislav Vashchenko (Beteiligte)

System Level ESD Protection


2014. 2014. xviii, 320 S. 283 SW-Abb., 12 Farbabb., 33 Tabellen. 235 mm
Verlag/Jahr: SPRINGER, BERLIN; SPRINGER INTERNATIONAL PUBLISHING 2014
ISBN: 3-319-03220-8 (3319032208)
Neue ISBN: 978-3-319-03220-7 (9783319032207)

Preis und Lieferzeit: Bitte klicken


An invaluable reference tool for anyone attempting to integrate systems-on-chip and on-package with system-level ESD protection, this handbook addresses key aspects of analog integrated circuits and systems design, including co-design methodology.
This book addresses key aspects of analog integrated circuits and systems design related to system level electrostatic discharge (ESD) protection. It is an invaluable reference for anyone developing systems-on-chip (SoC) and systems-on-package (SoP), integrated with system-level ESD protection. The book focuses on both the design of semiconductor integrated circuit (IC) components with embedded, on-chip system level protection and IC-system co-design. The readers will be enabled to bring the system level ESD protection solutions to the level of integrated circuits, thereby reducing or completely eliminating the need for additional, discrete components on the printed circuit board (PCB) and meeting system-level ESD requirements. The authors take a systematic approach, based on IC-system ESD protection co-design. A detailed description of the available IC-level ESD testing methods is provided, together with a discussion of the correlation between IC-level and system-level ESD testing methods. The IC-level ESD protection design is demonstrated with representative case studies which are analyzed with various numerical simulations and ESD testing. The overall methodology for IC-system ESD co-design is presented as a step-by-step procedure that involves both ESD testing and numerical simulations.
System 1 Level ESD design.- System Level Test Methods.- On-Chip System Level ESD Devices and Clamps.- Latch-up at System-Level Stress.- IC and Systemn ESD Co-Design.